发明名称 SYSTEM FOR CONTROLLING ADDRESS KEYS UNDER IvTERRUPT CONDITION
摘要 A control circuit arrangement for storing the addressability defined by the current active address key (AAK) being accessed in an address key register (AKR) in a processor. This AAK is stored in a last AAK register. When a hard or soft check interrupt occurs, the AAK stored in the last AAK register is designated as the processor's last key saved (i.e. LKSA) to define an interrupted addressability being used by the processor at the time of an interrupt. Upon occurrence of an interrupt, the LSKA represents the interrupted addressability, which is then made available to the processor by gating the LKSA into a source operand key section in the AKR from the processor's last AAK register, and setting the key for a supervisor program into another section of the AKR, so that the supervisor program can take corrective or termination actions. Until the LKSA gating into the AKR is completed, no AAK can be ingated into the last AAK register. After this in gating to the AKR is completed, the ingating disablement to the last AAK register is released.
申请公布号 AU2474377(A) 申请公布日期 1978.11.09
申请号 AU19770024743 申请日期 1977.05.02
申请人 INTERNATIONAL BUSINESS MACHINES CORP. 发明人 RICHARD EUGENE BIRNEY;WILLIAM STEESE OSBORNE;LYNN ALLAN GRAYBIEL
分类号 G06F11/00;G06F9/46;G06F9/48 主分类号 G06F11/00
代理机构 代理人
主权项
地址