发明名称 KUROTSUKUSHINGOSAISEIKAIRO
摘要 A circuit for reproducing a clock signal from digital signals reproduced from a recording medium makes self-clocking possible. The circuit includes a phase lock loop having a voltage-controlled oscillator that generates an oscillation output at a frequency which is approximately equal to or an integral multiple of the frequency of the clock signal contained in the reproduced signal. A pulse generating device outputs pulses of a fixed amplitude, triggered by the leading or trailing edge of the input signal, to the phase lock loop. An oscillation device outputs pulses having approximately the same period as the clock signal period. The oscillation device is triggered by the leading or trailing edge of the input signal. A selecting device gates the output pulses of the oscillation device to the phase lock loop. The selecting device interpolates the output pulse spacing of the pulse generating device and the output pulses of the oscillation device so that a clock signal output is obtained from the phase lock loop.
申请公布号 JPH0230108(B2) 申请公布日期 1990.07.04
申请号 JP19810087942 申请日期 1981.06.08
申请人 KENWOOD CORP 发明人 KURATA HIROTAKA;YOSHIDA SHIRO
分类号 G11B20/14;H03L7/08;H04L7/033 主分类号 G11B20/14
代理机构 代理人
主权项
地址