发明名称 Quasi-static MOS memory array with standby operation
摘要 This disclosure relates to an MOS or FET memory array that uses a single voltage source (i.e., 5 volts) and operates basically as a static memory array rather than as a dynamic memory array that requires the gates of the MOS devices of the memory array to be periodically refreshed to restore or refresh the memory states contained therein. Each of the memory cells of the memory array contains four MOS devices that are cross-coupled into a flip-flop type of memory cell. All of the memory cells connected to a common word line are also connected to a common return line to which is connected a single resistor and a single large MOS or FET device. The large MOS device is turned on during the active operation of the memory array (during write and read operations) and is turned off during the standby operation of the memory array. The resistor functions to insure that some current flow takes place, during the standby operation, from all the memory cells connected to the common return line in order to maintain the data states ("1" or "0") in each of the memory cells.
申请公布号 US4120047(A) 申请公布日期 1978.10.10
申请号 US19770789175 申请日期 1977.04.20
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 VARADI, ANDREW G.
分类号 G11C11/412;(IPC1-7):G11C7/00 主分类号 G11C11/412
代理机构 代理人
主权项
地址