发明名称 PSEUDO-RANDOM PARALLEL WORD GENERATOR
摘要 <p>1495426 Pseudo random number generators WESTERN ELECTRIC CO Inc 5 March 1975 [11 March 1974] 9068/75 Heading G4D [Also in Division H4] In a time division multiplex data transmission system, data at a plurality m of parallel inputs is scrambled before multiplexing by bits at respective word bit outputs of a pseudo random word generator providing a pseudo random sequence of parallel word bit outputs. The generator comprises bi-stable cells interconnected with a plurality of modulo 2 adders. The modified data received at the demultiplexing end of the system is treated similarly. In the prior art it is normal to scramble multiplexed data with serial pseudo random words in order to avoid D.C. drift in idle conditions. However at high transmission rates (e.g. around 274 mb/s.) the design of error free pseudo random generators becomes-critical and expensive. The present invention avoids this problem by modulo 2 adding the input data on each channel before multiplexing with respective bits of parallel pseudo random words, so that the pseudo random word rate should be the same as the individual channel bit rates. At the multiplexer terminal, data from sources 1-6 (Fig. 2) is passed to scramblers 22-1, 22- 6 respectively in the form of modulo 2 adders each of which receives a respective bit from the parallel words produced by the pseudo random word generator 26. The modulo 2 adder outputs pass to a multiplexer 20 where they are stored until called by the multiplex cycle control inputs. In the multiplex operation, signalling bits must be sent periodically in the multiplex frame and it is necessary for the pseudo random generators to skip when these pulses are sent. Pseudo-random parallel word generator (Fig. 5).-In normal operation the AND gates N are enabled by a signal on the "Normal" Mode input line. The arrangement makes use of seven D type flipÀflops, the 3 bit parallel word outputs being derived from flip-flop DEF (44-46). These flip-flops respond to the outputs from the flip-flops A-C (41-43) which are themselves activated by outputs from the modulo 2 adders 56-54. These receive as inputs signals from different pairs of the flip-flops D-G. The configuration is such that output words are obtained in correspondence with those which would have been obtained from a conventional series 7 cell maximal length feedback register pseudo random generator clocked at a three times greater rate (Fig. 4, not shown). In order to inhibit the generator when control bits are transmitted through the multiplex, a skip command is applied to the mode input in such a way that signals are redirected within the arrangement and 3 "1"s are produced at the outputs of the flip flops DEF; thus the control signals will pass in clear.</p>
申请公布号 CA1036279(A) 申请公布日期 1978.08.08
申请号 CA19740214625 申请日期 1974.11.26
申请人 WESTERN ELECTRIC COMPANY, INCORPORATED 发明人 SHIRLEY, DORREL R.;STILES, GILBERT J. (SR.)
分类号 H03K3/84;H04L7/00;H04L25/03;H04L25/48 主分类号 H03K3/84
代理机构 代理人
主权项
地址
您可能感兴趣的专利