发明名称 Dynamic decoder circuit
摘要 A dynamic decoder circuit including at least first, second and third complementary MOS transistor circuits designed to minimize power consumption and able to produce high output signal levels. The first circuit comprises a first MOS transistor of a first channel type and a plurality of second MOS transistors of a second channel type having the drains thereof connected to that of the first MOS transistor, wherein address signal or signals are selectively applied to the gates of the second MOS transistors and a first timing signal is imparted to the gate of the first MOS transistor. The second circuit comprises a third MOS transistor of the second channel type and a fourth MOS transistor of the first channel type having the drain thereof connected to that of the third MOS transistor, the gate of the third MOS transistor being coupled to the connection point between the drain of said first transistor and those of the second MOS transistors, wherein said first timing signal is imparted to the gate of the fourth MOS transistor and a second timing signal is applied to the source of the third MOS transistor. The third circuit comprises a fifth MOS transistor of the first channel type and a sixth MOS transistor of the second channel type having the drain thereof connected to that of the fifth MOS transistor, the gate of the fifth MOS transistor being coupled to the connection point between the drain of the third MOS transistor and that of the fourth MOS transistor, wherein a third timing signal is imparted to the gate of the sixth MOS transistor, and the output of the decoder circuit is available at the connection point between the drain of the fifth MOS transistor and that of the sixth MOS transistor.
申请公布号 US4027174(A) 申请公布日期 1977.05.31
申请号 US19760701125 申请日期 1976.06.30
申请人 TOKO INCORPORATED 发明人 OGATA, YOSHIHIRO
分类号 G11C11/413;G11C8/10;H03K19/017;H03K19/096;H03M7/00;(IPC1-7):H03K19/08;H03K19/34;G11C8/00;G11C15/04 主分类号 G11C11/413
代理机构 代理人
主权项
地址