发明名称 Chip packaging process
摘要 A chip packaging process is provided. First, a cavity is formed on a heat sink. A first encapsulant is formed on the bottom of the cavity. A circuit substrate is disposed over the heat sink. The circuit substrate has an opening that corresponds in position to the cavity. Thereafter, a chip is disposed on the first encapsulant and the chip is electrically connected to the circuit substrate. Finally, a compound is deposited over the first encapsulant and the chip to form a chip package. The chip package is warp resistant and the chip packaging process increases overall production yield.
申请公布号 US7482204(B2) 申请公布日期 2009.01.27
申请号 US20070962109 申请日期 2007.12.21
申请人 ADVANCED SEMICONDUCTOR ENGINEERING, INC. 发明人 KAO CHIN-LI;LAI YI-SHAO;WU JENG-DA;WANG TONG-HONG
分类号 H01L21/44;H01L23/10;H01L23/13;H01L23/28;H01L23/31;H01L23/36 主分类号 H01L21/44
代理机构 代理人
主权项
地址