发明名称 CLOCK AND DATA RECOVERY CIRCUIT AND SYSTEM USING THE SAME
摘要 A clock and data recovery circuit may include: a phase detection unit configured to generate an early phase detection signal and a late phase detection signal by comparing a clock signal and data; a filtering unit configured to generate an up signal and a down signal based on a number of generation times of the early phase detection signal and a number of generation times of the late phase detection signal; a phase information summing unit configured to receive an output of the filtering unit at each cycle of the clock signal, and generate first and second phase control signals by summing up numbers of the up signals and the down signals received from the filtering unit during a summing-up time; and a phase interpolator configured to adjust a phase of the clock signal according to the first and second phase control signals.
申请公布号 US2016164667(A1) 申请公布日期 2016.06.09
申请号 US201514666537 申请日期 2015.03.24
申请人 SK hynix Inc. 发明人 LEE Hyun Bae
分类号 H04L7/033;H03L7/08 主分类号 H04L7/033
代理机构 代理人
主权项 1. A clock and data recovery circuit comprising: a phase detection unit configured to generate an early phase detection signal and a late phase detection signal by comparing a clock signal and data; a filtering unit configured to generate an up signal and a down signal based on a number of generation times of the early phase detection signal and a number of generation times of the late phase detection signal; a phase information summing unit configured to receive an output of the filtering unit at each cycle of the clock signal, and generate first and second phase control signals by summing up numbers of the up signals and the down signals received from the filtering unit during a summing-up time n times larger than the cycle of the clock signal where n is an integer equal to or more than two; and a phase interpolator configured to adjust a phase of the clock signal according to the first and second phase control signals.
地址 Icheon-si Gyeonggi-do KR