发明名称 Automating photolithography in the fabrication of integrated circuits
摘要 Automated photolithography of integrated circuit wafers is enabled with a processor connected to a Rayleigh derator, a form factor generator, a logic synthesizer, a layout generator, a lithography module and a wafer process. The Rayleigh derator receives manufacturing information resulting from yield data in the wafer process, and this manufacturing data is then used to derate the theoretical minimum feature size available for etching wafer masks given a known light source and object lens numerical aperture. This minimum feature size is then used by a form factor generator in sizing transistors in a net list to their smallest manufacturable size. A logic synthesizer then converts the net list into a physical design using a layout generator combined with user defined constraints. This physical design is then used by the mask lithography module to generate wafer masks for use in the semiconductor manufacturing. Manufacturing data including process and yield parameters is then transferred back to the Rayleigh processor for use in the designing of subsequent circuits. In this way, a direct coupling exists between the measurement of wafer process parameters and the automated sizing of semiconductor devices, enabling the production of circuits having the smallest manufacturable device sizes available for the given lithography and wafer process.
申请公布号 USRE38900(E1) 申请公布日期 2005.11.29
申请号 US19990273171 申请日期 1999.03.19
申请人 LSI LOGIC CORPORATION 发明人 ROSTOKER MICHAEL D.;PASCH NICHOLAS F.;KAPOOR ASHOK K.
分类号 G03F7/20;(IPC1-7):H01L21/66 主分类号 G03F7/20
代理机构 代理人
主权项
地址