发明名称 SYNCHRONIZATION INFRASTRUCTURE FOR USE IN A COMPUTER SYSTEM
摘要 <p>A synchronization backbone for use in a computer system having a system board containing at least one central processing unit for processing digital data, a memory coupled to the system board for storing the digital data, a plurality of subsystems, and a bus structure for transmitting electrical signals between the system board, the memory, and the plurality of subsystems. The synchronization backbone provides the infrastructure that enables professional quality synchronization between the various subsystems. A clock generator is used to generate a system clock that is transmitted to each of the subsystems. The sample rate of a designated subsystem is used as a digital synchronization signal. The selected digital synchronization signal is then transmitted to each of the other subsystems. A synchronization circuit adjusts the sample rates associated with the other subsystems according to the digital synchronization signal and the system clock. Synchronization may be achieved via the unadjusted system time, a media stream count, or a combination of the two.</p>
申请公布号 WO1998012878(A1) 申请公布日期 1998.03.26
申请号 US1997014652 申请日期 1997.08.19
申请人 发明人
分类号 主分类号
代理机构 代理人
主权项
地址