发明名称 Dynamic phase alignment of a clock and data signal using an adjustable clock delay line
摘要 A dynamic phase adjustment circuit that includes a multi-tap delay line that receives a clock input signal. The multi-tap delay line includes an initial portion that is adjustable, and final portion after the adjustable portion. A number of registers receive the same data. However, the clock signal that causes the registers to sample is received from a corresponding delay element in the final portion of the multi-tap delay line. An edge detect and data decision circuit receives the sampled data values from each of the registers. Sampling resolution is improved over the PLL-based dynamic phase adjustment circuit since the clock signal is delayed using delay elements, which can be made with relatively small delays. Furthermore, the circuit does not contain excessive circuit elements thereby allowing the dynamic phase adjustment circuit to be contained in a small area.
申请公布号 US7034597(B1) 申请公布日期 2006.04.25
申请号 US20040933742 申请日期 2004.09.03
申请人 AMI SEMICONDUCTOR, INC. 发明人 MO SHAN;BROWN JAMES R.;MOSHER RICHARD A.;KIRK ROBERT S.
分类号 H03H11/26 主分类号 H03H11/26
代理机构 代理人
主权项
地址