发明名称 Complementary accumulation-mode JFET integrated circuit topology using wide (>2eV) bandgap semiconductors
摘要 A method and device produced for design, construction, and use of integrated circuits in wide bandgap semiconductors, including methods for fabrication of n-channel and p-channel junction field effect transistors on a single wafer or die, such that the produced devices may have pinchoff voltages of either positive or negative polarities. A first layer of either p-type or n-type is formed as a base. An alternating, channel layer of either n-type or p-type is then formed, followed by another layer of the same type as the first layer. Etching is used to provide contacts for the gates, source, and drain of the device. In one variation, pinchoff voltage is controlled via dopant level and thickness the channel region. In another variation, pinchoff voltage is controlled by variation of dopant level across the channel layer; and in another variation, pinchoff voltage is controlled by both thickness and variation of dopant level.
申请公布号 US2002123174(A1) 申请公布日期 2002.09.05
申请号 US20010796490 申请日期 2001.03.02
申请人 CASADY JEFFREY BLAINE;BLALOCK BENJAMIN;SADDOW STEPHEN E.;MAZZOLA MICHAEL S. 发明人 CASADY JEFFREY BLAINE;BLALOCK BENJAMIN;SADDOW STEPHEN E.;MAZZOLA MICHAEL S.
分类号 H01L21/04;H01L21/337;H01L27/098;H01L29/24;H01L29/808;(IPC1-7):H01L21/332 主分类号 H01L21/04
代理机构 代理人
主权项
地址