发明名称 Method for forming different regions with high and low resistance values in a single polycrystalline silicon layer and structure produced by the same
摘要 <p>A method for forming integrated circuit structures includes the formation of high-value resistive elements and low resistance interconnect in a single polycrystalline layer. In one embodiment, interconnect regions of the polycrystalline silicon layer are masked, and resistive element regions are partially oxidized to reduce the thickness of the polycrystalline layer in such regions. Resistivity of the interconnect regions may then be reduced by implanting a high level of impurities in them, or by forming a refractory metal silicide layer over the interconnect regions. The oxide formed over the resistive elements during the oxidation thereof protects them from either of the following process steps, so that no masking is required. In an alternative embodiment, silicidation of the interconnect regions of the polycrystalline silicon layer may be performed without the prior local oxidations of the resistive element regions. <IMAGE></p>
申请公布号 EP0895280(A2) 申请公布日期 1999.02.03
申请号 EP19980114431 申请日期 1991.04.22
申请人 STMICROELECTRONICS, INC. 发明人 SPINNER, CHARLES R.;LIOU, FU-TAI
分类号 H01L21/28;H01L21/02;H01L21/768;H01L21/822;H01L23/532;H01L27/04;H01L27/11;(IPC1-7):H01L21/320;H01L21/321 主分类号 H01L21/28
代理机构 代理人
主权项
地址