发明名称 Phase-locked loop circuitry for programmable logic devices
摘要 A phase-locked loop circuit ("PLL") is adjustable in both phase and frequency. By providing a plurality of taps on the voltage-controlled oscillator of the PLL, and providing separate multiplexers, each of which can select a different tap-one for the PLL feedback loop and one for the PLL output-one allows the user to adjust the phase of the output relative to that of the input. Similarly, by providing loadable pre-scale (divide by N), post-scale (divide by K) and feedback-scale (divide by M) counters, one allows the user to adjust the frequency of the output to be M/(NK) times that of the input.
申请公布号 US7190755(B1) 申请公布日期 2007.03.13
申请号 US20020266092 申请日期 2002.10.04
申请人 ALTERA CORPORATION 发明人 SUNG CHIAKANG;HUANG JOSEPH;WANG BONNIE I;CLIFF RICHARD G
分类号 H03D3/24;H03K19/177;H03L7/089;H03L7/099;H03L7/183 主分类号 H03D3/24
代理机构 代理人
主权项
地址