发明名称 PROGRAMMABLE TEST COMPRESSION ARCHITECTURE INPUT/OUTPUT SHIFT REGISTER COUPLED TO SCI/SCO/PCO
摘要 The disclosure describes novel methods and apparatuses for accessing test compression architectures (TCA) in a device using either a parallel or serial access technique. The serial access technique may be controlled by a device tester or by a JTAG controller. Further the disclosure provides an approach to access the TCA of a device when the device exists in a daisy-chain arrangement with other devices, such as in a customer's system. Additional embodiments are also provided and described in the disclosure.
申请公布号 US2016252574(A1) 申请公布日期 2016.09.01
申请号 US201615151035 申请日期 2016.05.10
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Whetsel Lee D.
分类号 G01R31/3177;G01R31/317 主分类号 G01R31/3177
代理机构 代理人
主权项 1. A programmable access test compression architecture comprising: (a) functional circuitry having test stimulus inputs and test response outputs; (b) scan path circuits, each scan path circuit having a scan input, a scan output, a clock input, a scan enable input, stimulus outputs coupled to the stimulus inputs of the functional logic, and response inputs coupled to the response outputs of the functional logic; (c) decompressor circuitry having parallel compressed data inputs and having outputs connected to the scan inputs of the scan path circuits; (d) compactor circuitry having inputs connected to the scan outputs of the scan path circuits and having parallel compressed data outputs; (e) a scan clock input coupled to the scan path circuits, the decompressor circuitry, and the compressor circuitry; (f) a scan enable input coupled to the scan path circuits, the decompressor circuitry, and the compressor circuitry; and (g) an input/output shift register having a serial compressed data input, a serial compressed data output, parallel inputs coupled to the parallel compressed data outputs, parallel outputs coupled to the parallel compressed data inputs of the decompressor circuitry, and a shift clock input.
地址 Dallas TX US