发明名称 DLL circuit adjustable with external load
摘要 The present invention provides a DLL circuit performing a phase adjustment in accordance to an output load, and capable of adjusting the phase in a shot time. In the present invention, in a delayed lock loop (DLL) circuit that generates a control clock having a prescribed phase relationship with a reference clock by delaying the reference clock, the operating delay time of an output buffer is measured and the timing of the control clock is adjusted in accordance with this operating delay time. As a result, the timing of the output clock of the first variable delay circuit delay circuit is adjusted in accordance with the magnitude of the external load. This output clock or the output clock of a separate variable delay circuit subject to the same delay control is then utilized as a control clock.
申请公布号 US6476653(B1) 申请公布日期 2002.11.05
申请号 US20010774172 申请日期 2001.02.01
申请人 FUJITSU LIMITED 发明人 MATSUZAKI YASUROU
分类号 G11C11/407;H03K5/00;H03K5/135;H03L7/00;H03L7/081;(IPC1-7):H03L7/06 主分类号 G11C11/407
代理机构 代理人
主权项
地址