发明名称 Fast bist architecture with flexible standard interface
摘要 A built-in self test architecture for testing one or more integrated circuits. Each circuit is provided with an interface compatible with IEEE standard 1149.1 and one or more scan registers containing scan cells for supplying input test data to, and receiving output test data from, the internal circuitry of the integrated circuits, a pseudo-random pattern generator for supplying patterns of test data to the boundary scan register, and a pattern compressor for compressing the output test data into a signature. The architecture also includes a single clock multiplexer, located external to the integrated circuits, for selectively supplying a system clock or a test clock to the testing components of each integrated circuit.
申请公布号 US5872793(A) 申请公布日期 1999.02.16
申请号 US19970915632 申请日期 1997.08.21
申请人 LOCKHEED MARTIN CORPORATION 发明人 ATTAWAY, BRETT W.;LOFGREN, JOHN D.;KELLEY, H. RAY
分类号 G01R31/3183;G01R31/3185;G01R31/3187;(IPC1-7):G06F11/00 主分类号 G01R31/3183
代理机构 代理人
主权项
地址