发明名称 Strained semiconductor using elastic edge relaxation of a stressor combined with buried insulating layer
摘要 An SOI wafer contains a compressively stressed buried insulator structure. In one example, the stressed buried insulator (BOX) may be formed on a host wafer by forming silicon oxide, silicon nitride and silicon oxide layers so that the silicon nitride layer is compressively stressed. Wafer bonding provides the surface silicon layer over the stressed insulator layer. Preferred implementations of the invention form MOS transistors by etching isolation trenches into a preferred SOI substrate having a stressed BOX structure to define transistor active areas on the surface of the SOI substrate. Most preferably the trenches are formed deep enough to penetrate through the stressed BOX structure and some distance into the underlying silicon portion of the substrate. The overlying silicon active regions will have tensile stress induced due to elastic edge relaxation.
申请公布号 US9406798(B2) 申请公布日期 2016.08.02
申请号 US201313762677 申请日期 2013.02.08
申请人 Acorn Technologies, Inc. 发明人 Clifton Paul A.;Gaines R. Stockton
分类号 H01L31/117;H01L29/78;H01L29/10;H01L21/84;H01L27/12;H01L21/762 主分类号 H01L31/117
代理机构 Orrick, Herrington, Sutcliffe, LLP 代理人 Orrick, Herrington, Sutcliffe, LLP
主权项 1. A device comprising: a substrate comprising silicon and having first and second walls of one or more trench isolation structures extending partially into the substrate, a substrate interface region extending between the first and second walls; a silicon germanium structure on the substrate interface region and extending over a lateral extent between the first and second walls, the silicon germanium structure having in-plane compressive stress; a buried insulation layer over the silicon germanium structure; a surface germanium layer over the buried insulation layer, wherein the surface germanium layer is formed without silicon, the surface germanium layer extending between the first and second walls and having in-plane tensile strain induced within a first portion of the surface germanium layer extending between the first and second walls, the strain induced by the edge relaxation of the silicon germanium structure; and an integrated circuit device having an active region at least partially in the first portion of the surface germanium layer.
地址 Santa Monica CA US