发明名称 Integrated circuit using complementary junction field effect transistor and MOS transistor in silicon and silicon alloys
摘要 This invention describes a method of building complementary logic circuits using junction field effect transistors in silicon. This invention is ideally suited for deep submicron dimensions, preferably below 65 nm. The basis of this invention is a complementary Junction Field Effect Transistor which is operated in the enhancement mode. The speed-power performance of the JFETs becomes comparable with the CMOS devices at sub-70 nanometer dimensions. However, the maximum power supply voltage for the JFETs is still limited to below the built-in potential (a diode drop). To satisfy certain applications which require interface to an external circuit driven to higher voltage levels, this invention includes the structures and methods to build CMOS devices on the same substrate as the JFET devices.
申请公布号 US2007096144(A1) 申请公布日期 2007.05.03
申请号 US20050261873 申请日期 2005.10.28
申请人 KAPOOR ASHOK K 发明人 KAPOOR ASHOK K.
分类号 H01L31/111;H01L21/337 主分类号 H01L31/111
代理机构 代理人
主权项
地址