发明名称 Low-skew signal routing in a programmable array.
摘要 Providing low-skew clock signals to a Field Programmable Gate Array (FPGA) chip normally requires devoting a certain number of bondpads to that purpose. However, that limits the number of clocks that may be applied, and may also limit which bondpads can be used for that purpose. In the present invention, any input/output bondpad (eg., 238 - 241; 246 - 249) may be used to supply a low-skew clock, or other global type signal, to one or more of the Programmable Function Units (PFUs) (eg., 205 - 213). This is accomplished by using a criss-crossed grid of parallel conductor groups (eg., 254, 255). Any of the conductors may be supplied by a clock from a bondpad or alternatively driven directly from a PFU, thereby allowing the distribution of internally-generated clocks. To facilitate programmable interconnects between the horizontal and vertical conductors, the outer conductor in a group crosses over the others at defined intervals, to thereby become the inner conductor. In this manner, each cell (eg., 201 - 204) may drive a subset of the conductors in a group, thereby reducing the number of drivers needed. This allows all the buffer and conductor topologies to be identical for each cell, which significantly aids in the computer-aided design of the FPGA, as well as simplifying its programming. <IMAGE>
申请公布号 EP0596658(A1) 申请公布日期 1994.05.11
申请号 EP19930308621 申请日期 1993.10.28
申请人 AMERICAN TELEPHONE AND TELEGRAPH COMPANY 发明人 BRITTON, BARRY KEVIN;HILL, DWIGHT DOUGLAS;OSWALD, WILLIAM ANTHONY
分类号 H01L27/118;H01L21/82;H01L21/822;H01L27/04;H03K19/177;(IPC1-7):H03K19/00 主分类号 H01L27/118
代理机构 代理人
主权项
地址