发明名称 Digital phase-locked loop with two-point modulation using an accumulator and a phase-to-digital converter
摘要 A digital phase-locked loop (DPLL) supporting two-point modulation is described. In one design, the DPLL includes a phase-to-digital converter and a loop filter operating in a loop, a first processing unit for a lowpass modulation path, and a second processing unit for a highpass modulation path. The first processing unit receives an input modulating signal and provides a first modulating signal to a first point inside the loop after the phase-to-digital converter and prior to the loop filter. The second processing unit receives the input modulating signal and provides a second modulating signal to a second point inside the loop after the loop filter. The first processing unit may include an accumulator that accumulates the input modulating signal to convert frequency to phase. The second processing unit may include a scaling unit that scales the input modulating signal with a variable gain.
申请公布号 US8076960(B2) 申请公布日期 2011.12.13
申请号 US20090432468 申请日期 2009.04.29
申请人 GENG JIFENG;BALLANTYNE GARY J.;FILIPOVIC DANIEL F.;QUALCOMM INCORPORATED 发明人 GENG JIFENG;BALLANTYNE GARY J.;FILIPOVIC DANIEL F.
分类号 H03L7/06 主分类号 H03L7/06
代理机构 代理人
主权项
地址