发明名称 DYNAMIC MEMORY REFRESH CONFIGURATIONS AND LEAKAGE CONTROL METHODS
摘要 Dynamic Random Access Memory (DRAM) circuits and methods are described for reducing leakage and increasing repaired yield. These objects are accomplished according to the invention by grouping refresh cycles within a single activation of power control, the use of limiting circuits or fuses to mitigate power losses associated with micro-bridging of bit-lines and word-lines, modulating the bit-line voltage at the end of precharge cycles, configuring refresh control circuits to use redundant word-lines in generating additional refresh cycles for redundant rows of memory cells, and combinations thereof. In one aspect, word-line fuses indicate modes of use as: unused, replacement, additional refresh, and replacement with additional refresh. The refresh control circuit utilizes these modes in combination with the X-address stored in the word-line fuses for controlling the generation of additional refresh cycles toward overcoming insufficient data retention intervals in select memory cell rows.
申请公布号 US2008031068(A1) 申请公布日期 2008.02.07
申请号 US20070779716 申请日期 2007.07.18
申请人 ZMOS TECHNOLOGY, INC. 发明人 YOO SEUNG-MOON;CHOI MYUNG C.;SHIN SANGHO;HAN SANG-KYUN
分类号 G11C7/00 主分类号 G11C7/00
代理机构 代理人
主权项
地址