发明名称 Page mode operation of main system memory in a medium scale computer
摘要 A memory device is disclosed which is comprised of a plurality of memory boards each having at least one memory bank associated therewith with each memory bank including a plurality of memory elements addressable by rows and columns. In page-mode operation of the memory device, all of the memory elements receive the active row address strobe signal RAS. The RAS signal is maintained active as long as the memory is to remain in page-mode operation. Memory address information is decoded to select a memory board and a memory bank from the plurality of memory boards and to enable the memory elements to permit either a read or a write operation without the need for performing additional address strobe cycles.
申请公布号 US4823324(A) 申请公布日期 1989.04.18
申请号 US19850778815 申请日期 1985.09.23
申请人 NCR CORPORATION 发明人 TAYLOR, BILLY K.;JAMES, LARRY C.
分类号 G11C11/401;G06F12/02;G06F12/06;G11C7/00;G11C7/10;G11C8/00;G11C8/12;G11C8/18;(IPC1-7):G11C8/00 主分类号 G11C11/401
代理机构 代理人
主权项
地址