发明名称 NEGATIVE FEEDBACK CIRCUIT TO CONTROL THE DUTY CYCLE OF A LOGIC SYSTEM CLOCK
摘要 NEGATIVE FEEDBACK CIRCUIT TO CONTROL THE DUTY CYCLE OF A LOGIC SYSTEM CLOCK A circuit for controlling the duty cycle of a high frequency logic system clock using negative feedback. A high-level buffer used to drive the system clock bus receives the output of a crystal oscillator. The buffer output is sampled by an integrator circuit which produces a voltage level corresponding to the duty cycle of the clock, and this voltage level is compared to a reference voltage using an operational amplifier. The op-amp output is applied to the buffer input as negative feedback to alter the bias level at the buffer input in a way as to vary the point in the rising and falling transitions of the crystal oscillator where the threshold of the buffer is crossed. A circuit monitors the clock signal output of a high-level buffer, and determines whether the duty cycle of the crystal oscillator which drives the output buffer should be increased or decreased. A corresponding DC bias to the input of the output buffer causes the crystal oscillator output to reach threshold levels of the output buffer at different times during each clock pulse, thus adjusting the duty cycle of the buffer output. An RC integrator is used to monitor the buffer output, and the output of this integrator is compared with a reference voltage in an operational amplifier. The output of the operational amplifier biases the input to the output buffer to a level corresponding to a need to increase or decrease the duty cycle of the buffer output clock signal.
申请公布号 CA2016684(A1) 申请公布日期 1990.11.18
申请号 CA19902016684 申请日期 1990.05.14
申请人 COMPAQ COMPUTER CORPORATION 发明人 MILLER, JOSEPH P.
分类号 H03K5/156;(IPC1-7):H03L7/00 主分类号 H03K5/156
代理机构 代理人
主权项
地址