发明名称
摘要 A high speed parallel operation, multiplication circuit is provided having a multiplier multiplexor which may function in combination with a column compressor for providing a resultant product, wherein, preferably, the multiplier multiplexor has been implemented using a modified Booth's algorithm, and wherein the column compressor operates to process every column within the same propagation delay whereby every input may create an output in essentially the same propagation time, i.e., true parallel operation requiring preferably no more than an average column propagation delay time.
申请公布号 JPS6217770(B2) 申请公布日期 1987.04.20
申请号 JP19790010280 申请日期 1979.01.30
申请人 BURROUGHS CORP 发明人 DANIERU DANKO GAISUKI;CHANDORAKAANTO RATEIRARU BOORA
分类号 G06F7/533;G06F7/508;G06F7/52;G06F7/53 主分类号 G06F7/533
代理机构 代理人
主权项
地址