发明名称 TIMING GENERATOR CIRCUIT INCLUDING ADJUSTABLE TAPPED DELAY LINE WITHIN PHASE LOCK LOOP TO CONTROL TIMING OF SIGNALS IN THE TAPPED DELAY LINE
摘要 A circuit for generating a plurality of timing signals includes a plurality of cascade-connected delay cells, each having an input coupled to an output of another, and a plurality of latches. Set inputs of various latches are coupled to outputs of various delay cells to determine times of occurrence of leading edges of various timing pulses. Reset inputs of the various latches are coupled to outputs of various delay cells to determine times of occurrence of trailing edges of various timing pulses. The circuit includes a phase detector having a first input coupled to receive a clock signal and a second input coupled to an output of one of the delay cells to receive a signal indicative of propagation of a logic state through a first group of the delay cells, to produce an adjustment signal indicative of whether the phase of the indicator signal is ahead of or behind the phase of the clock signal. Each of the delay cells increases or decreases propagation time through that delay cell in response to the adjustment signal, so as to cause a time required for the logic state to propagate through all of the delay cells to be equal to a period of the clock signal.
申请公布号 US5159205(A) 申请公布日期 1992.10.27
申请号 US19900603900 申请日期 1990.10.24
申请人 BURR-BROWN CORPORATION 发明人 GORECKI, JAMES L.;MCGOWAN, MICHAEL J.
分类号 H03K3/017;H03K3/64;H03K5/15;H03L7/081 主分类号 H03K3/017
代理机构 代理人
主权项
地址