发明名称 Method of protecting a circuit arrangement for processing data
摘要 A method of protecting a circuit arrangement for processing data, particularly a microprocessor, preferably a smart card controller, in which circuit arrangement, during and/or at the end of manufacturing this circuit arrangement and for the purpose of manufacturing control scan tests, shift register chain is formed by combining memory cells of the circuit arrangement, preferably memory cells formed as flip-flops, in a predetermined configuration from these memory cells, by means of this shift register chain and/or another shift register chain formed in the circuit arrangement, arbitrary states are generated in the memory cells of the circuit arrangement and evaluated in a predetermined way for testing the functional capability of the memory cells of the circuit arrangement loaded with these states, after ending the manufacturing control scan test, the shift register chain is made unusable. By rendering a shift register chain in data-processing circuit arrangements unusable, particularly in microprocessors and preferably smart card controllers, after testing, i.e. after performing the production test(s) (i.e. the manufacturing control), it will be impossible to load undefined states via the shift register chain into the circuit arrangement and attack the security functions of the circuit arrangement in this way.
申请公布号 US2002087284(A1) 申请公布日期 2002.07.04
申请号 US20010014857 申请日期 2001.11.13
申请人 MUELLER DETLEF 发明人 MUELLER DETLEF
分类号 G01R31/28;G01R31/317;G01R31/3185;G06F11/22;G06F12/14;G06F12/16;G06F21/06;(IPC1-7):G06F19/00 主分类号 G01R31/28
代理机构 代理人
主权项
地址