发明名称 PROGRAMMABLE ADDRESS BUFFER FOR PARTIAL CIRCUITS
摘要 <p>A programmable address buffer for coupling external addresses to a desired pair of internal memory addresses includes A and B address inputs 11 and 12, a B address output 15 coupled to the B address input 12, a first inverter I30 coupled to the B address input and a &upbar& B address output, a first switch S2 coupled to switchably connect one of the A and B address inputs 11 and 12 to a node, an A address output coupled to the first node, a second inverter I10 connected to the first node, a third inverter I20 connected between the second node and an &upbar& A output 14, and a second switch S1 coupled to the second node to switchably connect one of the first node or the second inverter I10 to the second node. In another embodiment an electrical circuit for controlling the addressing of functional sections of a partially functional product includes a first pin 100 coupled by a first fuse F1 to a first address buffer 150, and a second pin 110 coupled by a second fuse F5 to a second address buffer 160, a fusible connection F4 between the second pin 110 and the first buffer 150, and fusible connections F2, F3, F6, and F7 to each address buffer to connect that address buffer to either of two selected potentials corresponding to the desired state of that buffer.</p>
申请公布号 EP0098755(B1) 申请公布日期 1989.04.19
申请号 EP19830400565 申请日期 1983.03.18
申请人 FAIRCHILD SEMICONDUCTOR CORPORATION 发明人 VARSHNEY, RAMESH C.
分类号 G11C11/413;G11C8/06;G11C8/12;G11C29/00;G11C29/04 主分类号 G11C11/413
代理机构 代理人
主权项
地址
您可能感兴趣的专利