发明名称 Low voltage differential circuit.
摘要 <p>A circuit of use as a multiplier or a logic cell and suitable for low voltage operation. At least three differential transistor stages are used, with two of the stages (Q1,Q2; Q3,Q4) receiving one input signal, such as a data input signal if the circuit is to function as a logic cell and a multiplicand if the circuit is to function as a multiplier. A load is provided for these two stages and is connected to one of the circuit supply voltages. The third differential transistor stage (Q9,Q10) receives a second input signal which is the other multiplicand if the circuit is configured as a multiplier and which is a clock signal if the circuit is configured as a logic cell. Circuitry is provided for controlling current flow through the first and second stages in response to current flow in the third stage. If the circuit is configured as a multiplier, the change in current flow in the first and second stages causes the transconductance of the stages to change so that multiplying action will take place. If the circuit is configured as a logic cell, the change in current flow due to the transitions in the clock causes the first stage to be active so that the data input is first transferred to that stage. Further transitions in the clock then cause the first stage to be inactive and the second stage active so that the data is transferred from the first to the second stage and stored in the second stage. The circuit architecture permits low voltage operation such as needed in battery powered applications. &lt;IMAGE&gt;</p>
申请公布号 EP0577887(A1) 申请公布日期 1994.01.12
申请号 EP19920203980 申请日期 1992.12.17
申请人 NATIONAL SEMICONDUCTOR CORPORATION 发明人 MCDONALD, MARK DOUGLAS
分类号 G06G7/163;H03D7/12;H03K3/2885;H03K19/086;(IPC1-7):H03K3/288;H03D7/14;H03K3/356 主分类号 G06G7/163
代理机构 代理人
主权项
地址