发明名称 Semiconductor integrated circuit device
摘要 A memory cell of the type a pair of cross-coupled CMOS inverters of a SRAM is disclosed in which the load MISFETs are stacked above the semiconductor substrate and over the drive MISFETS. Each load MISFET of a memory cell consists of a source, drain and channel region formed within the same polycrystalline silicon film, and a gate electrode consisting of a different layer conductive film than that of the drive MISFETs. In a memory cell having such a stacked arrangement, the source (drain) region and gate electrode of each load MISFET thereof are patterned to have an overlapping relationship with each other so as to increase the effective capacitance associated with each of the memory cell storage nodes. The gate electrodes of both the drive and load MISFETs are formed of n-type and p-type polycrystalline silicon films, respectively, and the drain regions of the first and second p-channel load MISFETs are electrically connected to the drain regions of the first and second n-channel drive MISFETs through separate polycrystalline silicon films, respectively. The polycrystalline silicon gate electrodes of the first and second load MISFETs are respectively electrically connected to the drain regions of the second and first drive MISFETs in each memory cell of the SRAM, furthermore.
申请公布号 US5646423(A) 申请公布日期 1997.07.08
申请号 US19950470451 申请日期 1995.06.06
申请人 HITACHI, LTD. 发明人 MEGURO, SATOSHI;UCHIBORI, KIYOFUMI;SUZUKI, NORIO;MOTOYOSHI, MAKOTO;KOIKE, ATSUYOSHI;YAMANAKA, TOSHIAKI;SAKAI, YOSHIO;KAGA, TORU;HASHIMOTO, NAOTAKA;HASHIMOTO, TAKASHI;HONJOU, SHIGERU;MINATO, OSAMU
分类号 H01L21/8244;H01L27/11;(IPC1-7):H01L29/04;H01L31/036 主分类号 H01L21/8244
代理机构 代理人
主权项
地址