发明名称 SYSTEM AND METHOD FOR OFFSETTING THE DATA BUFFER LATENCY OF A DEVICE IMPLEMENTING A JEDEC STANDARD DDR-4 LRDIMM CHIPSET
摘要 A system and method for offsetting the data buffer latency in a CPIO device having a JEDEC standard DDR-4 LRDIMM chipset as the front end is disclosed. According to one embodiment, a CPIO ASIC provides variable timing control for its DDR-4 LRDIMM interface such that propagation delay of the data buffers can be offset by the CPIO ASIC, allowing the CPIO LRDIMM to be timing compatible with an RDIMM.
申请公布号 US2016371204(A1) 申请公布日期 2016.12.22
申请号 US201615251147 申请日期 2016.08.30
申请人 DIABLO TECHNOLOGIES INC. 发明人 Takefman Michael L.;Amer Maher;Reitlingshoefer Claus
分类号 G06F13/16;G11C7/10 主分类号 G06F13/16
代理机构 代理人
主权项 1. A co-processing or input/output (CPIO) module with a load-reduction dual in-line memory module (LRDIMM) interface, the CPIO module comprising: a CPIO device; a CPIO variable timing control circuit; and a load-reduction dual in-line memory module (LRDIMM) interface configured to interface with a memory bus, the LRDIMM interface comprising data buffers to bridge data between the CPIO variable timing control circuit and the memory bus,wherein the CPIO variable timing control circuit is operatively coupled between the LRDIMM interface and the CPIO device, and is configured to provide variable timing control to signaling between the CPIO variable timing control circuit and the LRDIMM interface.
地址 Ottawa CA