发明名称 Reconfigurable voltage desensitization circuit to emulate system critical paths
摘要 A circuit for controlling a clock signal may include a voltage source that provides a bias voltage, and at least one delay element having a non-linear capacitive load coupled to an output of the delay element. The non-linear capacitive load receives the bias from the voltage source and controls a delay magnitude applied to a plurality of pulses of the clock signal by the delay element. Based on the bias having a first scaled voltage, the delay magnitude that is applied to the plurality of clock pulses is increased in order to generate a frequency correction to the operating frequency of a microprocessor based on a variation to a microprocessor supply voltage. Based on the bias having a second scaled voltage, the delay magnitude that is applied to the clock pulses is maintained to retain the operating frequency of the clock during the variation to the supply voltage.
申请公布号 US9608610(B2) 申请公布日期 2017.03.28
申请号 US201514851349 申请日期 2015.09.11
申请人 International Business Machines Corporation 发明人 Prasad Mangal;Tiner Marshall D.;Yuan Xiaobin
分类号 H03H11/26;H03K5/134;G06F1/10;H03K5/00 主分类号 H03H11/26
代理机构 代理人 Kelly L. Jeffrey
主权项 1. A method of controlling a clock signal having an operating frequency that is generated by a clock source associated with a microprocessor device, the method comprising: applying the clock signal to an input of at least one delay element having a non-linear capacitive load coupled to an output of the at least one delay element; applying a first bias voltage to an input of the non-linear capacitive load and generating a first capacitance; applying a first delay to the received clock signal propagating through the at least one delay element based on the generated first capacitance and a first output resistance corresponding to the at least one delay element; decreasing the first bias voltage to the input of the non-linear capacitive load and generating a reduced first capacitance during a voltage droop occurring on a supply voltage of the microprocessor; increasing the first delay to the received clock signal propagating through the at least one delay element during the voltage droop based on the reduced first capacitance and an increase in the first output resistance; generating a frequency correction signal based on the increasing of the delay to the received clock signal; and applying the frequency correction signal to the clock source for reducing the operating frequency and maintaining a frequency guardband for the clock signal during the voltage droop.
地址 Armonk NY US
您可能感兴趣的专利