发明名称 Semiconductor device
摘要 Characteristics of a semiconductor device are improved.;A semiconductor device includes a potential fixing layer, a channel underlayer, a channel layer, and a barrier layer formed above a substrate, a trench that penetrates the barrier layer and reaches as far as a middle of the channel layer, a gate electrode disposed by way of an insulation film in the trench, and a source electrode and a drain electrode formed respectively over the barrier layer on both sides of the gate electrode. A coupling portion inside the through hole that reaches as far as the potential fixing layer electrically couples the potential fixing layer and the source electrode. This can reduce fluctuation of the characteristics such as a threshold voltage and an on-resistance.
申请公布号 US9601609(B2) 申请公布日期 2017.03.21
申请号 US201414569492 申请日期 2014.12.12
申请人 RENESAS ELECTRONICS CORPORATION 发明人 Nakayama Tatsuo;Miyamoto Hironobu;Okamoto Yasuhiro;Miura Yoshinao;Inoue Takashi
分类号 H01L29/778;H01L29/417;H01L29/423;H01L29/66;H01L29/06;H01L29/15;H01L29/201;H01L29/40;H01L29/10;H01L29/20 主分类号 H01L29/778
代理机构 McGinn IP Law Group, PLLC 代理人 McGinn IP Law Group, PLLC
主权项 1. A semiconductor device, comprising: a first nitride semiconductor layer formed over a substrate; a second nitride semiconductor layer formed over the first nitride semiconductor layer; a third nitride semiconductor layer formed over the second nitride semiconductor layer; a fourth nitride semiconductor layer formed over the third nitride semiconductor layer; a trench that penetrates the fourth nitride semiconductor layer and ends above a bottom surface of the third nitride semiconductor layer; a gate electrode disposed by way of a gate insulation film in the trench; a first electrode and a second electrode formed respectively over the fourth nitride semiconductor layer on both sides of the gate electrode; and a coupling portion for coupling the first electrode and the first nitride semiconductor layer, wherein an electron affinity of the third nitride semiconductor layer is larger than an electron affinity of the second nitride semiconductor layer, wherein an electron affinity of the fourth nitride semiconductor layer is smaller than the electron affinity of the second nitride semiconductor layer, wherein the first nitride semiconductor layer contains a p-type or n-type impurity, wherein the substrate includes a first region and a second region, wherein the gate electrode, the first electrode, and the second electrode are formed in the first region, wherein a device isolation region is formed in the second region adjacent to the first region, and wherein the coupling portion is disposed inside a through hole that penetrates the device isolation region and reaches as far as the first nitride semiconductor layer.
地址 Kawasaki-Shi, Kanagawa JP