发明名称 POWER-DENSITY-BASED CLOCK CELL SPACING
摘要 Techniques for power-density-based clock cell spacing and resulting integrated circuits (ICs) are disclosed herein. In one example, the techniques determine power-usage density for different types of clock cells, as power-usage density relates to heat and IR droop. With the power-usage density for each type of clock cell determined, the techniques assign a keep-out region for each type of clock cell that is not fixed for all types of clock cells. These regions are instead based on the heat and IR droop corresponding to estimated power-usage density for each type of clock cell. Clock cells are then placed in a layout of an IC. The resulting IC has clock cells spaced sufficiently to reduce heat and IR droop while concurrently having excellent timing closure and performance.
申请公布号 WO2017044179(A1) 申请公布日期 2017.03.16
申请号 WO2016US40709 申请日期 2016.07.01
申请人 QUALCOMM INCORPORATED 发明人 NAYAK, Ankita;KIDD, David Anthony;PENZES, Paul Ivan
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址