发明名称 Tap, test, CSU, scan circuitry with top and bottom contacts
摘要 This disclosure describes die test architectures that can be implemented in a first, middle and last die of a die stack. The die test architectures are mainly the same, but for the exceptions mentioned in this disclosure.
申请公布号 US9535126(B2) 申请公布日期 2017.01.03
申请号 US201615206973 申请日期 2016.07.11
申请人 Texas Instruments Incorporated 发明人 Whetsel Lee D.
分类号 G01R31/3177;G01R31/3185;G01R31/28;G01R31/3183 主分类号 G01R31/3177
代理机构 代理人 Bassuk Lawrence J.;Brill Charles A.;Cimino Frank D.
主权项 1. An integrated circuit die comprising: (a) a bottom surface including bottom parallel test input signal contact points, bottom parallel test output signal contact points, a test clock in signal contact point, a test mode select in signal contact point, a test reset in signal contact point, a bottom test data in signal contact point, and a bottom test data out signal contact point; (b) a top surface including top parallel test output signal contact points, top parallel test input signal contact points, a test clock out signal contact point, a test mode select out signal contact point, a test reset out signal contact point, a top test data out signal contact point, a top test data in signal contact point, and an UP signal contact point; (c) TAP lock circuitry having a test clock input coupled with the test clock in signal contact point, a test mode select input coupled with the test mode select in signal contact point, a test reset input coupled with the test reset in signal contact point, a test clock output, and a test mode select output; (d) test circuitry having a clock input coupled to the test clock output, a mode select input coupled to the test mode select output, a test reset input coupled to the test reset in signal contact point, and an input coupled to the bottom test data in signal contact point, and having control outputs; (e) capture, shift, update circuitry having a clock input coupled with the test clock in signal contact point, a test mode select input coupled with the test mode select in signal contact point, a capture shift output, an update output, and a scan clock output; and (f) scan circuitry having an input coupled to the bottom test data in signal contact point, an output coupled to the bottom and top test data out signal contact points, a capture shift input coupled with the capture shift output, an update input coupled with the update output, a scan clock input coupled with the scan clock output, and a control input coupled with a control output of the test circuitry.
地址 Dallas TX US