发明名称 RATE CONVERTOR
摘要 Embodiments of the invention may be used to implement a rate converter that includes: 6 channels in forward (audio) path, each channel having a 24-bit signal path per channel, an End-to-end SNR of 110 dB, all within the 20 Hz to 20 KHz bandwidth. Embodiment may also be used to implement a rate converter having: 2 channels in a reverse path, such as for voice signals, 16-bit signal path per channel, an End-to-end SNR of 93 dB, all within 20 Hz to 20 KHz bandwidth. The rate converter may include sample rates such as 8, 11.025, 12, 16, 22.05, 24, 32 44.1, 48, and 96 KHz. Further, rate converters according to embodiments may include a gated clock in low-power mode to conserve power.
申请公布号 US2016140983(A1) 申请公布日期 2016.05.19
申请号 US201514857681 申请日期 2015.09.17
申请人 AVNERA CORPORATION 发明人 Zhao Xudong
分类号 G10L21/043;G10L19/008;G10L21/0232;G10L19/02;G10L19/24;G10L21/0224 主分类号 G10L21/043
代理机构 代理人
主权项 1. A rate converter, comprising: an input for receiving data at a first sample rate; a sample index accumulator; an error accumulator; a second order phase lock tracking loop; and a gear controller structured to adjust gain values within the tracking loop based on an output of the error accumulator.
地址 Beaverton OR US