发明名称 CLK/TMS counter having reset output coupled to fourth count output
摘要 Control events may be signaled to a target system having a plurality of components coupled to a scan path by using the clock and data signals of the scan path. While the clock signal is held a high logic level, two or more edge transitions are detected on the data signal. The number of edge transitions on the data signal is counted while the clock signal is held at the high logic state. A control event is determined based on the counted number of edge transitions on the data signal after the clock signal transitions to the low logic state.
申请公布号 US9267990(B2) 申请公布日期 2016.02.23
申请号 US201514803645 申请日期 2015.07.20
申请人 TEXAS INSTRUMENTS INCORPORATED 发明人 Swoboda Gary L.
分类号 G06F1/04;G06F5/00;G01R31/3177;G06F11/36;G06F11/27;G06F11/267;H04L12/26 主分类号 G06F1/04
代理机构 代理人 Bassuk Lawrence J.;Cimino Frank D.
主权项 1. An integrated circuit comprising: A. a test clock lead capable of receiving a test clock signal; B. a test mode select counter lead capable of carrying bidirectional serial data signals and receiving a test mode select signal; C. first circuitry having inputs coupled to the test clock lead and to the test mode select counter lead, and having a CE clock output lead for carrying CE clock signals; and D. counter circuitry having a CE clock input connected to the CE clock output lead, the counter circuitry counting edges of the CE clock signals, a first count output corresponding to a first count of the CE clock signals, a second count output corresponding to a second count of the CE clock signals, a third count output corresponding to a third count of the CE clock signals, a fourth count output corresponding to a fourth count of the CE clock signals, the counter circuitry having a reset output coupled to the fourth count output.
地址 Dallas TX US