发明名称 Display panel
摘要 A display panel includes a substrate, a plurality of first signal lines, a plurality of second signal lines, a plurality of pixel units, a plurality of transmitting lines, and a driving chip. The transmitting lines are disposed on the substrate and electrically connected to the second signal lines. The driving chip includes a plurality of first pins, a plurality of second pins, and a driving circuit. The first pins are electrically connected to the first signal lines, and the second pins are electrically connected to the transmitting lines. The first pins and the second pins are disposed alternately and evenly, such that the first signal lines and the transmitting lines do not intersect each other. The transmitting lines are disposed on the substrate evenly.
申请公布号 US9247615(B2) 申请公布日期 2016.01.26
申请号 US201313733897 申请日期 2013.01.04
申请人 E Ink Holdings Inc. 发明人 Chang Shu-Hao;Wu Chi-Ming;French Ian
分类号 G02F1/1343;H05B37/00;H01L27/32;G02F1/1345 主分类号 G02F1/1343
代理机构 CKC & Partners Co., Ltd. 代理人 CKC & Partners Co., Ltd.
主权项 1. A display panel comprising: a substrate comprising an active area; a plurality of first signal lines disposed parallel to each other on the substrate and extending in a first direction; a plurality of second signal lines disposed parallel to each other on the substrate and extending in a second direction that is substantially perpendicular to the first direction to intersect the first signal lines, wherein there are more of the second signal lines than the first signal lines, and the intersection of the first signal lines with the second signal lines defines a plurality of pixel blocks; a plurality of pixel units respectively disposed within the pixel blocks, and respectively electrically connected to the first signal lines and respectively electrically connected to the second signal lines; a plurality of first transmission lines disposed parallel to each other on the substrate, respectively electrically connected to some of the second signal lines, crossing through two opposite sides of the active area, and parallel to the first signal lines; a plurality of second transmission lines disposed parallel to each other on the substrate, respectively electrically connected to the rest of the second signal lines that the first transmission lines are not electrically connected to, crossing through two opposite sides of the active area, and parallel to the first signal lines; a plurality of dummy lines evenly disposed on the substrate, parallel to the first transmission lines and the second transmission lines, the dummy lines extending through the two opposite sides of the active area; and a driver IC chip comprising: a plurality of first pins electrically connected to the first signal lines;a plurality of second pins electrically connected to the first transmission lines and the second transmission lines; anda driver circuit configured to generate a first signal and a second signal and to respectively transmit the first signal and the second signal to the first pins and the second pins; wherein the first pins and the second pins are evenly disposed and interleaved with each other, such that the first signal lines, the first transmission lines and the second transmission lines electrically connected to the first pins and the second pins do not cross over each other, and the first transmission lines and the second transmission lines are evenly disposed on the substrate; wherein the intersection of the first signal lines with the second signal lines forms an array of the pixel blocks, each of the pixel blocks being defined by one of the first signal lines and an immediately adjacent one of the second signal lines at corners of the array of the pixel blocks, an immediately adjacent two of either the first signal lines or the second signal lines and an immediately adjacent one of either the first signal lines or the second signal lines at outer areas of the array of the pixel blocks except at the corners thereof, and an immediately adjacent two of the first signal lines and an immediately adjacent two of the second signal lines at all other areas of the array of the pixel blocks; wherein the array of the pixel blocks comprises a plurality of columns of pixel blocks extending in the first direction, one of the first transmission lines and one of the second transmission lines passes through each of select columns of the pixel blocks, and one of the first transmission lines and one of the dummy lines passes through each of remaining columns of the pixel blocks.
地址 Hsinchu TW