发明名称 METHOD FOR ADJUSTING A TIMING DERATE FOR STATIC TIMING ANALYSIS
摘要 The present invention relates to a static timing analysis method that determines an expected design condition surrounding a target cell in an integrated circuit design. A derate adjustment is determined based on the expected design condition for a target cell and a timing derate, representing variation in propagation delay for a default design condition, is then adjusted based on the derate adjustment. An expected timing of a signal path including the target cell is determined based on the adjusted timing derate. The derate adjustment may be determined based on simulated variance of the propagation delay through the target cell for the expected design condition. This approach avoids unnecessary optimism or pessimism in the timing derate, which reduces the number of false positive or false negative detection of timing violations in the static timing analysis.
申请公布号 KR20150145179(A) 申请公布日期 2015.12.29
申请号 KR20150080378 申请日期 2015.06.08
申请人 ARM LIMITED 发明人 AHLEN LENA
分类号 G06F17/50 主分类号 G06F17/50
代理机构 代理人
主权项
地址