发明名称 Memory re-implementation for field programmable gate arrays
摘要 Memory modules implemented on an FPGA device are re-implemented to improve the performance of the device, such as to reduce logic delays. One or more logic blocks of the FPGA device that realize the logic function of a memory module or portion of a memory module are desirably selected. Based on the outcome of a timing analysis, the most critical signal pin of the selected logic blocks may be identified. Methods of deriving the memory module re-implementation for various types of the most critical pins are disclosed. Procedures are described for integrating physical timing analysis, memory transformation, placement, and routing, as well as for the selection of logic blocks for re-implementation.
申请公布号 US7716622(B2) 申请公布日期 2010.05.11
申请号 US20070767385 申请日期 2007.06.22
申请人 SUARIS PETER RAMYALAL;LIU LUNG-TIEN;DING YUZHENG;CHOU NAN-CHI 发明人 SUARIS PETER RAMYALAL;LIU LUNG-TIEN;DING YUZHENG;CHOU NAN-CHI
分类号 G06F17/50;G06F7/38;H03K19/177 主分类号 G06F17/50
代理机构 代理人
主权项
地址