发明名称 Phase locked loop circuit and wireless communication system
摘要 In a PLL circuit including a VCO having a plurality of oscillation frequency bands, a TDC circuit calculates a phase difference between a predetermined reference signal from a fixed frequency divider and a PLL frequency-divided signal from a variable frequency divider. The TDC circuit detects the amount of time by which the phase of the PLL frequency-divided signal leads or lags with respect to that of the reference signal in one cycle of the reference signal, thereby detecting which of the signals has a higher frequency and which has a lower frequency. Therefore, for each oscillation frequency band, the frequency comparison is completed in one cycle of the reference signal, allowing an oscillation frequency band selection circuit to detect an optimum oscillation frequency band corresponding to a predetermined PLL output frequency in a short time.
申请公布号 US7714668(B2) 申请公布日期 2010.05.11
申请号 US20080194836 申请日期 2008.08.20
申请人 PANASONIC CORPORATION 发明人 YOSHIDA SEIICHIRO;SAWADA AKIHIRO
分类号 H03L7/087 主分类号 H03L7/087
代理机构 代理人
主权项
地址