发明名称 Clock and data recovery circuit having wide phase margin
摘要 A clock and data recovery (CDR) circuit includes a sampler, a CDR loop and a phase interpolator. The sampler samples serial data in response to a recovery clock signal to generate a serial sampling pulse. The CDR loop transforms the serial sampling pulse into parallel data, generates a plurality of phase signals with a first speed based on the parallel data, and generates a phase control signal with a second speed higher than the first speed based on the plurality of phase signals. The phase interpolator generates the recovery clock signal by controlling a phase of a reference clock signal in response to the phase control signal. Therefore, the CDR circuit may recover data and a clock with a relatively high speed.
申请公布号 US7961830(B2) 申请公布日期 2011.06.14
申请号 US20060508619 申请日期 2006.08.23
申请人 SAMSUNG ELECTRONICS CO., LTD. 发明人 OKAMURA HITOSHI;SHIN MIN-BO
分类号 H04L7/00 主分类号 H04L7/00
代理机构 代理人
主权项
地址