发明名称 Programmable and pausable clock generation unit
摘要 In an example embodiment, a clock generation circuit comprises two programmable ring oscillators arranged and configured to operate in a mutually exclusive manner, and a variable programmable delay element (not shown). An input programming pattern is provided as an input to the oscillating circuit, the programming pattern providing data representative of the sequence of frequencies at which the clock signal is required to be generated. The outputs of both the oscillators are connected to a clock switch (16), from which the generated clock signal is output. When a request for a change of frequency is received, the currently idle oscillator is first activated with the next required frequency, the output of the currently operative oscillator is then gated when the clock signal thereof goes low. Next, the previously gated output of oscillator is un-gated when its output goes low, and then oscillator is de-activated.
申请公布号 US7961820(B2) 申请公布日期 2011.06.14
申请号 US20050587608 申请日期 2005.01.21
申请人 NXP B.V. 发明人 PESSOLANO FRANCESCO
分类号 H03D1/00;G06F1/08 主分类号 H03D1/00
代理机构 代理人
主权项
地址