发明名称 CDR control architecture for robust low-latency exit from the power-saving mode of an embedded CDR in a programmable integrated circuit device
摘要 Clock data recovery (CDR) circuitry of a high-speed serial interface on a programmable integrated circuit device toggles, during the electrical idle period of the receiver of the interface, between its lock-to-reference (LTR) state and its normal lock-to-data (LTD) state. Whenever during this toggling mode the CDR circuitry toggles to the LTD state, it remains in that state for a predetermined interval and then returns to the LTR state, unless, while it is in the LTD state, it receives a signal from elsewhere in the receiver that data have been received and byte synchronization has occurred. The predetermined toggling interval preferably is long enough to obtain an LTR lock to minimize frequency drift, but short enough to avoid unnecessary delay in detection of the synchronization signal. Preferably, this interval is programmable by the user within limits determined by the characterization of the programmable device. Unreliable analog signal detection is thereby avoided.
申请公布号 US8291255(B1) 申请公布日期 2012.10.16
申请号 US201113082162 申请日期 2011.04.07
申请人 VIJAYARAGHAVAN DIVYA;ZHENG MICHAEL MENGHUI;CHAN LANA MAY;LEE CHONG H.;ALTERA CORPORATION 发明人 VIJAYARAGHAVAN DIVYA;ZHENG MICHAEL MENGHUI;CHAN LANA MAY;LEE CHONG H.
分类号 G06F1/00;H04L7/00;H04L7/02 主分类号 G06F1/00
代理机构 代理人
主权项
地址