发明名称 TRANSMISSION SYSTEM
摘要 1411615 Digital transmission; synchronizing TELECOMMUNICATIONS RADIO ELECTRIQUES ET TELEPHONIQUES 15 Nov 1972 [18 Nov 1971] 52736/72 Heading H4P An arrangement for synchronizing a data transmission system having a transmission rate determined by a transmission clock and a data rate by a data clock not synchronizod with the transmission clock, the transmission terminal is provided with a sample and hold circuit for sampling signals at a transmission rate to form a digital signal which is transmitted. The receiver is provided with a data clock producing signals having two types of transition each period, one type of which is synchronized with a a mean phase position of incoming signals also a sample and hold circuit which samples incoming signals at instants corresponding to transitions of the other type in order to recover data signals. At the transmitter a data signal E from input 1 is applied to a sample and hold D type trigger 7 also receiving an input from a transmission clock, the digital signal derived therefrom being applied to output terminal 5. At the receiver input 6 is applied to a transition detector in circuit 9 comprising an exclusive OR 12-15 which generates, at each transition, a pulse equal to one period and in phase with pulses produced by crystal controlled oscillator 8 from which the data rate is also derived by division. In the absence of transistions in the received signal NAND's 19, 20 are blocked and 18, 22 enabled which passes oscillator pulses through A1-A2 output from which is divided down through A3-Ap to data rate. For each transition received at 17Q the phase of data clock pulses is varied the direction being determined by comparison at NAND 19 with the trailing edge of data clock pulses. If a transition occurs after a trailing edge NAND 19 is blocked hence as NAND 18 is also blocked an oscillator pulse is eliminated hence the phase of the output is retarded by an interval T/2p where T = period of data clock and p = number of stages of divider. If a transition occurs after a leading edge an additional pulse is inserted hence one type of transition, e.g. the trailing edge of data clock is synchronized with the mean phase position of transitions in receive digital signal. This is applied to a sample and hold D type trigger 11 together with received signal which is sampled at instants coinciding with leading transitions of data clock pulses hence the original data signal is recovered and applied to output 2. The system is stated to provide a low distortion output. Data rate can be altered by a replacement crystal having a different frequency with the proviso that data clock frequency must be lower than the transmission clock. It is stated that the error probability of the arrangement is small.
申请公布号 GB1411615(A) 申请公布日期 1975.10.29
申请号 GB19720052736 申请日期 1972.11.15
申请人 TELECOMMUNICATIONS RADIOELECTRIQUES ET TELEPHONIQUES 发明人 STEIN M G P
分类号 H03K5/00;H04L7/00;H04L7/027;H04L7/033 主分类号 H03K5/00
代理机构 代理人
主权项
地址