发明名称 3次元半導体素子及びその製造方法
摘要 <p>A three dimensional (3D) semiconductor device includes; a vertical channel extending from a lower end proximate a substrate to an upper end and connecting a plurality of memory cells, and a cell array comprising the plurality of cells, wherein the cell array is arranged in a gate stack of layers having a stair-stepped structure disposed on the substrate. The gate stack includes a lower layer including a lower select line coupled to a lower non-memory transistor proximate the lower end, upper layers including conductive lines respectively coupled to an upper non-memory transistor proximate the upper end and connected as a single conductive piece to form an upper select line, and intermediate layers respectively including a word line and coupled to a cell transistor, wherein the intermediate layers are disposed between the lower select line and the upper select line.</p>
申请公布号 JP5825988(B2) 申请公布日期 2015.12.02
申请号 JP20110250543 申请日期 2011.11.16
申请人 三星電子株式会社Samsung Electronics Co.,Ltd. 发明人 朴 尚容;朴 鎮沢;金 ▲漢▼洙;鄭 周赫;趙 源錫
分类号 H01L21/8247;H01L21/336;H01L27/115;H01L29/788;H01L29/792 主分类号 H01L21/8247
代理机构 代理人
主权项
地址