发明名称 注入同期を補償する装置および方法
摘要 <p>A circuit and method has a processing unit, a master clock generator for providing a master clock and a plurality of phase-locked loops, each providing a respective clock signal. A plurality of dynamically variable delay circuits each has a plurality of predetermined delay amounts. Clocked circuits are coupled to respective clock signals provided by respective phase-locked loops. A performance detector is coupled to receive the clock signals for determining a center of a quiet zone for at least one of the plurality of phase-locked loops. The phase-locked loops are turned off and on and a respective one of the plurality of dynamically variable delay circuits is set to have a new predetermined value of delay which adjusts an edge of the master clock to a location that permits the data processing system to operate near substantially the center of the quiet zone.</p>
申请公布号 JP5826246(B2) 申请公布日期 2015.12.02
申请号 JP20130502580 申请日期 2011.02.23
申请人 フリースケール セミコンダクター インコーポレイテッド 发明人 スティーヴンス,サミュエル ジー;バーチ,ケネス アール
分类号 H03L7/00;G06F1/10;H03K5/135;H03L7/08;H03L7/22 主分类号 H03L7/00
代理机构 代理人
主权项
地址