发明名称 高性能スタティックメモリのリテイン・ティル・アクセスド(RTA)省電力モード
摘要 <p>Bias circuitry for a static random-access memory (SRAM) with a retain-till-accessed (RTA) mode. The memory is constructed of multiple memory array blocks, each including SRAM cells of the 8-T or 10-T type, with separate read and write data paths. Bias devices are included within each memory array block, for example associated with individual columns, and connected between a reference voltage node for cross-coupled inverters in each memory cell in the associated column or columns, and a ground node. In a normal operating mode, a switch transistor connected in parallel with the bias devices is turned on, so that the ground voltage biases the cross-coupled inverters in each cell. In the RTA mode, the switch transistors are turned off, allowing the bias devices to raise the reference bias to the cross-coupled inverters, reducing power consumed by the cells in that mode.</p>
申请公布号 JP5822914(B2) 申请公布日期 2015.11.25
申请号 JP20130506302 申请日期 2011.04.21
申请人 发明人
分类号 G11C11/413;G11C11/412 主分类号 G11C11/413
代理机构 代理人
主权项
地址