发明名称 SILICON-ON-INSULATOR (SOI) COMPLEMENTARY METAL OXIDE SEMICONDUCTOR (CMOS) STANDARD LIBRARY CELL CIRCUITS HAVING A GATE BACK-BIAS RAIL, AND RELATED SYSTEMS AND METHODS
摘要 Silicon-on-insulator (SOI) complementary metal oxide semiconductor (CMOS) standard library cell circuits having gate back-bias rail(s) are disclosed. Related systems and methods are also disclosed. In one aspect, a SOI CMOS standard library cell circuit is provided that is comprised of one or more standard library cells. Each standard library cell includes one or more PMOS channel regions (14P) and one or more NMOS channel regions (14N). Each standard library cell has one or more gate back-bias rails (22P, 22N) disposed adjacent to PMOS and NMOS channel regions. The gate back-bias rails are configured to apply bias voltages to corresponding PMOS and NMOS channel regions to adjust threshold voltages of PMOS and NMOS transistors associated with the PMOS and NMOS channel regions, respectively. Voltage biasing can be controlled to adjust timing of an IC using SOI CMOS standard library cell circuits to achieve design timing targets without including timing closure elements that consume additional area.
申请公布号 WO2015171264(A1) 申请公布日期 2015.11.12
申请号 WO2015US25516 申请日期 2015.04.13
申请人 QUALCOMM INCORPORATED 发明人 KAMAL, PRATYUSH;DU, YANG
分类号 H01L27/02;H01L27/12 主分类号 H01L27/02
代理机构 代理人
主权项
地址