发明名称 METHODS FOR REDUCING FLIP CHIP STRESS
摘要 Novel methods for reducing shear stress applied to solder bumps on a flip chip. The methods are particularly applicable to reducing temperature-induced shear stress on solder bumps located adjacent to an empty space on a flip chip during high-temperature testing of the chip. According to a first embodiment, the method includes providing an anchoring solder bump in each empty space on the flip chip. The anchoring solder bumps impart additional structural integrity to the flip chip and prevent shear-induced detachment of solder bumps from the flip chip, particularly those solder bumps located adjacent to each anchoring solder bump. According to a second embodiment, the method includes providing an anchoring solder bump in the empty space and then connecting the anchoring solder bump to an adjacent solder bump on the chip using a solder bridge.
申请公布号 US2005170630(A1) 申请公布日期 2005.08.04
申请号 US20040768848 申请日期 2004.01.29
申请人 TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD. 发明人 KUO YIA-LIANG;LIN YU-CHANG;LIN YU-TING
分类号 H01L21/44;H01L21/60;H01L23/485;(IPC1-7):H01L21/44 主分类号 H01L21/44
代理机构 代理人
主权项
地址