发明名称 MITIGATING PCB VOLTAGE STRESSES IN HIGH-VOLTAGE DEVICES.
摘要 A method for mitigating voltage stress on a PCB includes applying AC voltage to a multi-terminal condenser structure of a multi-layered PCB. The terminal condenser structure is formed by overlapping a plurality of conductive traces between board layers of the multi-layered PCB. A corresponding dielectric layer is disposed between the overlapping conductive traces of the board layers. The overlapping conductive traces include a first terminal, a second terminal, a third terminal, and a fourth terminal. The first terminal and the third terminal are disposed on a first layer of the multi-layered PCB, and the second terminal and the fourth terminal are disposed on a bottom layer of the multi-layered PCB. The first terminal and the second terminal are connected to a ground point, and the third terminal and the fourth terminal are connected to the AC voltage. Voltage stresses on the PCB are mitigated utilizing the multi-terminal condenser structure.
申请公布号 MX2015008465(A) 申请公布日期 2015.09.23
申请号 MX20150008465 申请日期 2014.03.12
申请人 DOBLE ENGINEERING COMPANY 发明人 ROBERT C. WOODWARD JR.
分类号 H05K3/00;H01G4/06;H01G4/40 主分类号 H05K3/00
代理机构 代理人
主权项
地址